## Towards One-Shot PCB Defect Detection with YOLO

# G. Spadaro<sup>1</sup> G. Vetrano<sup>2</sup> B. Penna<sup>2</sup> A. Serena<sup>2</sup> A. Fiandrotti<sup>1</sup>

<sup>1</sup>Computer Science Department University of Turin

<sup>2</sup>SPEA Company

# Workshop - AI per l'Industria







Al per l'Industria



Automatic machinery for testing electronic boards.







Automatic machinery for testing electronic boards. Tester SPEA equipped with mobile probes.







Automatic machinery for testing electronic boards.

Tester SPEA equipped with mobile probes.

SPEA machines are equipped with imaging systems.







Automatic machinery for testing electronic boards.

Tester SPEA equipped with mobile probes.

SPEA machines are equipped with imaging systems.









Automatic machinery for testing electronic boards.

Tester SPEA equipped with mobile probes.

SPEA machines are equipped with imaging systems.



Current workflow







Automatic machinery for testing electronic boards.

Tester SPEA equipped with mobile probes.

SPEA machines are equipped with imaging systems.



Current workflow

X Bottleneck of the testing system







Automatic machinery for testing electronic boards. Tester SPEA equipped with mobile probes.

SPEA machines are equipped with imaging systems.



Current workflow

X Bottleneck of the testing system



Proposed workflow





Al per l'Industria

**SPEA** 

YOLO is a one-stage detector.

Suitable for real-time application.



Figure: YOLO model [1]





YOLO is a one-stage detector.

Suitable for real-time application.



Figure: YOLO model [1]

YOLO is a Deep Convolutional Neural Network designed to perform object detection tasks.



Figure: YOLOv5 architecture



- Backbone extracts relevant features from the input image
- Neck combines these features
- Head is where the detection happens







1. Dataset Generation

2. Experimental Results





We defined a set of 39 classes and we annotate the central component of each acquired image.

Why: Lack of information about the other components.

Class defined as Device Type and Case size.





We defined a set of 39 classes and we annotate the central component of each acquired image.

Why: Lack of information about the other components.

Class defined as Device Type and Case size.

Images from the acquisition of different PCBs





We defined a set of 39 classes and we annotate the central component of each acquired image.

Why: Lack of information about the other components.

Class defined as Device Type and Case size.

Images from the acquisition of different PCBs







We defined a set of 39 classes and we annotate the central component of each acquired image.

Why: Lack of information about the other components.

Class defined as Device Type and Case size.

Images from the acquisition of different PCBs



Using CAD data of acquired PCBs we automatically labeled the central component.





We defined a set of 39 classes and we annotate the central component of each acquired image.

Why: Lack of information about the other components.

Class defined as Device Type and Case size.

Images from the acquisition of different PCBs



Using CAD data of acquired PCBs we automatically labeled the central component.





We defined a set of 39 classes and we annotate the central component of each acquired image.

Why: Lack of information about the other components.

Class defined as Device Type and Case size.

Images from the acquisition of different PCBs



Using CAD data of acquired PCBs we automatically labeled the central component.

Our Dataset is then composed of images having the label of only the central components of different PCBs.





5/14





**Solution**: Considered these "crops" to automatically reconstruct and annotate the overall image of each PCB.





**Solution**: Considered these "crops" to automatically reconstruct and annotate the overall image of each PCB.

For each PCB of the Dataset:





**Solution**: Considered these "crops" to automatically reconstruct and annotate the overall image of each PCB.

For each PCB of the Dataset:

 $\succ$  We filled an empty images with its crops.







**Solution**: Considered these "crops" to automatically reconstruct and annotate the overall image of each PCB.

For each PCB of the Dataset:

- > We filled an empty images with its crops.
- Position obtained converting the machine coordinates into pixel coordinates.







**Solution**: Considered these "crops" to automatically reconstruct and annotate the overall image of each PCB.

For each PCB of the Dataset:

- ➤ We filled an empty images with its crops.
- Position obtained converting the machine coordinates into pixel coordinates.
- Bounding box and class of the central component were also reported.







**Solution**: Considered these "crops" to automatically reconstruct and annotate the overall image of each PCB.

For each PCB of the Dataset:

- > We filled an empty images with its crops.
- Position obtained converting the machine coordinates into pixel coordinates.
- Bounding box and class of the central component were also reported.

We recreated and annotated 11 boards









Figure: 60000x20000 image of the Top side of the CPE010 PCB reconstructed using 354 crops







Figure: 60000x20000 image of the Top side of the CPE010 PCB reconstructed using 354 crops

We we took crops of these images to create a dataset with 5.490 images correctly annotated (i.e. without False Negative) and with all of the 39 classes of components









#### Summary Table

| Component class       | # Samples | $\mu m^2$ | Component class             | # Samples | µm <sup>2</sup>   |
|-----------------------|-----------|-----------|-----------------------------|-----------|-------------------|
| Resistor_0402         | 511       | 756,81    | Capacitor Polar CEVPA8X10   | 4         | 69 504 67         |
| Resistor_0603         | 967       | 1.884,59  | Inductor 1210               | 4         | 13 988 71         |
| Resistor_0805         | 472       | 3.885,82  | Inductor IND-XAI 4020       | 4         | 27 742 08         |
| Resistor_1206         | 47        | 7.076,86  | Inductor INDIHI P2525C701   |           | 67 006 82         |
| Resistor_1210         | 2         | 6.584,29  | Fuse 0603                   | 8         | 2 121 57          |
| Resistor_RMINIMELF    | 3         | 7.698,42  | Fuse ELISESM                | 6         | 21 073 20         |
| Resistor Array        | 92        | 7.940,38  | Fuse EUSE-SMDC020           | 2         | 24 644 00         |
| Resistor_2010         | 9         | 18.547,78 | Lad 090E                    | 2<br>E6   | 24.044,09         |
| Resistor_2512         | 20        | 30.649,76 |                             | 50        | 4.403,01          |
| Capacitor_0402        | 958       | 794,03    | Connector CMIMAA)/ED CM     | 4         | 15.529,49         |
| Capacitor_0603        | 886       | 1.710,48  | Connector_CIVIIVIA4VFD_SIVI | 2         | 59.097,50         |
| Capacitor_0805        | 404       | 3.155,46  | Connector_CMIMA6VFD         | 2         | 76.665,90         |
| Capacitor_1206        | 93        | 6.296,04  | Potentiometer_SMRVAR1       | 1         | 33.786,26         |
| Capacitor_1210        | 39        | 13.096,62 | Relay_REPICK-117-1A         | 52        | 42.563,62         |
| Capacitor_Polar_0603  | 13        | 3.990,02  | Switch Array_PULSOMRON      | 1         | 56.310,86         |
| Capacitor_Polar_CMKTA | 20        | 8.554,51  | Diode_DMELF                 | 2         | 18.398,49         |
| Capacitor_Polar_1411P | 3         | 16.262,89 | Cylindrical_diode           | /1        | 7.481,30 - 7.538  |
| Capacitor_Polar_CMKTB | 1         | 29.971,18 | Metallic_packaging          | 6         | 23.934,04 - 52.77 |
| Capacitor_Polar_CMKTD | 20        | 48.392,77 | Plastic_packaging           | 706       | 878,41 - 70.537   |

Table: The PCB component classes considered in this work with number of samples and packgage area over the 11 PCB images we were provided.





1. Dataset Generation

2. Experimental Results





### Results

#### We followed a leave-one-out approach

All available boards as a training set, leaving one PCB out as a test set

| Test set            | mAP@0.5 |
|---------------------|---------|
| CPE010              | 0.775   |
| JPAMA30-256K SN     | 0.704   |
| KDBRLYCMDR3         | 0.850   |
| KEXANADUX70V1       | 0.952   |
| LI122SM-2_CB533_009 | 0.819   |
| MPSDRV608           | 0.882   |
| SPE010-2            | 0.994   |
| Z010500 SN          | 0.524   |
| ZCPU7Z0             | 0.787   |
| ZPROMEA50_SN_02680  | 0.783   |
| ZPROMEA50_SN_01115  | 0.812   |
| Mean                | 0.808   |

Table: mAP@0.5 for the board left out of the training set (all board images are reconstructed from patches).





#### Last experiment

We automatically annotate a real complete image of the ZPROMEA board from which we took larger crops composed of a large number of components





#### Last experiment

We automatically annotate a real complete image of the *ZPROMEA* board from which we took larger crops composed of a large number of components



Labeled image of the produced Test Set





#### Last experiment

We automatically annotate a real complete image of the ZPROMEA board from which we took larger crops composed of a large number of components



Labeled image of the produced Test Set











We have extended these annotations to reconstructed PCB images.





We have extended these annotations to reconstructed PCB images.

We created a dataset correctly annotated to avoid false negative.





We have extended these annotations to reconstructed PCB images.

We created a dataset correctly annotated to avoid false negative.

We considered a component detection task in the wild creating a Test set having larger images with several components.





We have extended these annotations to reconstructed PCB images.

We created a dataset correctly annotated to avoid false negative.

We considered a component detection task in the wild creating a Test set having larger images with several components.

Future works:





12/14

We have extended these annotations to reconstructed PCB images.

We created a dataset correctly annotated to avoid false negative.

We considered a component detection task in the wild creating a Test set having larger images with several components.

Future works:

 $\succ$  Consider a new detection module in the head of the network.





We have extended these annotations to reconstructed PCB images.

We created a dataset correctly annotated to avoid false negative.

We considered a component detection task in the wild creating a Test set having larger images with several components.

Future works:

- $\succ$  Consider a new detection module in the head of the network.
- > Acquire new boards to balance the distribution of components





## Thank you for your attention.

Questions?





 Joseph Redmon, Santosh Kumar Divvala, Ross B. Girshick, and Ali Farhadi. You only look once: Unified, real-time object detection. *CoRR*, abs/1506.02640, 2015.



